Proton Calorimetry/Experimental Runs/2021/Apr1: Difference between revisions
SaadShaikh (talk | contribs) No edit summary |
SaadShaikh (talk | contribs) No edit summary |
||
(14 intermediate revisions by the same user not shown) | |||
Line 5: | Line 5: | ||
'''Notes''' | '''Notes''' | ||
*3 DDC232 boards have S12915-16R photodiodes. | *3 DDC232 boards have S12915-16R photodiodes. | ||
* | *1 DDC232 board has 1k ohm resistors. | ||
*In the runs below, boards are enumerated right to left, with the right-most board (1st board) connected to the FPGA. | *In the runs below, boards are enumerated right to left, with the right-most board (1st board) connected to the FPGA. | ||
*In the configuration column, P = board with photodiodes and R = board with resistors. The first board listed in this column is connected to the FPGA. | |||
*In all runs, an integration time of 170us and full-scale range of 350pC is used. | *In all runs, an integration time of 170us and full-scale range of 350pC is used. | ||
'''Traces saved in [http://www.hep.ucl.ac.uk/pbt/wikiData/ | '''Traces saved in [http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401 /unix/www/html/pbt/wikiData/images/DDC232/20210401]''' | ||
{|class="wikitable" | {|class="wikitable" | ||
!Run | !Run | ||
!Board Configuration | !Board Configuration | ||
!Description | !Scope Trace Description | ||
! | !Oscilloscope Trace | ||
|- | |- | ||
|1 || | |1 || P || Yellow trace shows DVALID at FPGA, blue shows DVALID at J2 of DDC232 board. || <div class="image150px" style="text-align: center;"> | ||
[http://www.hep.ucl.ac.uk/pbt/wikiData/ | [http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3548.JPG http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3548.JPG]</div> <div class="image150px" style="text-align: centert;"> | ||
[http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3549.JPG http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3549.JPG]</div> | |||
|- | |- | ||
|2 || | |2 || P || Yellow trace shows DVALID at FPGA, green shows CLK at J2 of DDC232 board, purple shows 12V at J2 of DDC232 board. || <div class="image150px" style="text-align: center;"> | ||
[http://www.hep.ucl.ac.uk/pbt/wikiData/ | [http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3550.JPG http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3550.JPG]</div> | ||
|- | |- | ||
|3 || | |3 || P || Yellow trace shows DVALID at FPGA, purple trace shows DOUT at J2 of DDC232 board. || <div class="image150px" style="text-align: center;"> | ||
[http://www.hep.ucl.ac.uk/pbt/wikiData/ | [http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3551.JPG http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3551.JPG]</div> <div class="image150px" style="text-align: center;"> | ||
[http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3552.JPG http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3552.JPG]</div> <div class="image150px" style="text-align: center;"> | |||
[http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3553.JPG http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3553.JPG]</div> | |||
|- | |- | ||
|4 || | |4 || P || Green trace shows CLK at J2 of DDC232 board, blue trace shows DCLK at J2 of DDC232 board. || <div class="image150px" style="text-align: center;"> | ||
[http://www.hep.ucl.ac.uk/pbt/wikiData/ | [http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3554.JPG http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3554.JPG]</div> | ||
|- | |- | ||
|5 || | |5 || P, P || Yellow trace shows DVALID at FPGA, green shows CLK of 1st board at J2, blue shows DCLK of 1st board at J2, purple shows 12V of 1st board at J2. || <div class="image150px" style="text-align: center;"> | ||
[http://www.hep.ucl.ac.uk/pbt/wikiData/ | [http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3555.JPG http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3555.JPG]</div> <div class="image150px" style="text-align: center;"> | ||
[http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3556.JPG http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3556.JPG]</div> | |||
|- | |- | ||
|6 || | |6 || P, P || Yellow trace shows DVALID at FPGA, green shows CLK of 1st board at J2, blue shows DCLK of 1st board at J2, purple shows DOUT of 1st board at J2. The last trace shows the end of a readout cycle. || <div class="image150px" style="text-align: center;"> | ||
[http://www.hep.ucl.ac.uk/pbt/wikiData/ | [http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3557.JPG http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3557.JPG]</div> <div class="image150px" style="text-align: center;"> | ||
[http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3558.JPG http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3558.JPG]</div> <div class="image150px" style="text-align: center;"> | |||
[http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3559.JPG http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3559.JPG]</div> <div class="image150px" style="text-align: center;"> | |||
[http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3560.JPG http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3560.JPG]</div> | |||
|- | |- | ||
|7 || | |7 || P, R || Yellow trace shows DVALID at FPGA, green shows CLK of 1st board at J2, blue shows DCLK of 1st board at J2, purple shows DOUT of 1st board at J2. The trace shows the transition from photodiode data bits to resistor data bits in the readout cycle. || <div class="image150px" style="text-align: center;"> | ||
[http://www.hep.ucl.ac.uk/pbt/wikiData/ | [http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3561.JPG http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3561.JPG]</div> | ||
|- | |- | ||
|8 || | |8 || P, P, P || Yellow trace shows DVALID at FPGA, green shows CLK of 1st board at J2, purple shows 12V of 1st board at J2.|| <div class="image150px" style="text-align: center;"> | ||
[http://www.hep.ucl.ac.uk/pbt/wikiData/ | [http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3562.JPG http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3562.JPG]</div> | ||
|- | |- | ||
|9 || | |9 || P, P, P || Green trace shows CLK of 1st board at J2, blue shows DCLK of first board at J2. || <div class="image150px" style="text-align: center;"> | ||
[http://www.hep.ucl.ac.uk/pbt/wikiData/ | [http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3563.JPG http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3563.JPG]</div> | ||
|- | |- | ||
|10 || | |10 || P, P, P || Yellow trace shows DVALID at FPGA, green shows CLK of first board at J2, blue shows DCLK of 1st board at J2, purple shows DOUT of 1st board at J2. || <div class="image150px" style="text-align: center;"> | ||
[http://www.hep.ucl.ac.uk/pbt/wikiData/ | [http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3564.JPG http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3564.JPG]</div> <div class="image150px" style="text-align: center;"> | ||
[http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3566.JPG http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3566.JPG]</div> | |||
|- | |- | ||
|11 || | |11 || P, R, P || Blue trace shows DOUT of first board at J2, purple shows DOUT of second board at J3, green shows DOUT of third at J3 || <div class="image150px" style="text-align: center;"> | ||
[http://www.hep.ucl.ac.uk/pbt/wikiData/ | [http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3567.JPG http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3567.JPG]</div> <div class="image150px" style="text-align: center;"> | ||
[http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3568.JPG http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3568.JPG]</div> | |||
|- | |- | ||
|12 || | |12 || P, P, P, R || Yellow trace shows DVALID of first board at J2, blue shows DOUT of first board at J2, purple shows CLK of third board at J3, green shows CLK of fourth board at J3. || <div class="image150px" style="text-align: center;"> [http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3572.JPG http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3572.JPG]</div> | ||
[http://www.hep.ucl.ac.uk/pbt/wikiData/ | |||
|- | |- | ||
|13 || | |13 || P, P, P, R || Blue trace shows DOUT of first board at J2, purple shows DOUT of third board at J3, green shows DOUT of fourth board at J3. || <div class="image150px" style="text-align: center;"> | ||
[http://www.hep.ucl.ac.uk/pbt/wikiData/ | [http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3573.JPG http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3573.JPG]</div> | ||
|- | |||
|14 || P, P, P, R || Yellow trace shows DVALID of first board at J2, blue shows DCLK of first board at J2, purple shows DCLK of third board at J3, green shows DCLK of fourth board at J3. || <div class="image150px" style="text-align: center;">[http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3574.JPG http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3574.JPG]</div> <div class="image150px" style="text-align: center;"> | |||
[http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3575.JPG http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3575.JPG]</div> | |||
|- | |||
|15 || P, P, P, R || Yellow trace shows DVALID of first board at J2, blue shows 12V of first board at J2, purple shows DCLK of third board J3, green shows 12V of fourth board at J3. Second image has yellow and purple showing DCLK of different boards (unsure which ones). || <div class="image150px" style="text-align: center;"> [http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3576.JPG http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3576.JPG]</div> <div class="image150px" style="text-align: center;"> [http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3577.JPG http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3577.JPG]</div> | |||
|- | |||
|16 || N/A || Yellow shows CLK pin directly from FPGA without any board connected. || <div class="image150px" style="text-align: center;"> | |||
[http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3578.JPG http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3578.JPG]</div> <div class="image150px" style="text-align: center;"> | |||
[http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3579.JPG http://www.hep.ucl.ac.uk/pbt/wikiData/images/DDC232/20210401/IMG_3579.JPG]</div> | |||
|- | |- |
Latest revision as of 12:28, 7 April 2021
Daisy chain tests of second DDC232 prototype in D109
Aim: Debug "mirroring" issues when daisy-chaining more than 2 DDC232s boards. Test signal quality across boards using 500MHz oscilloscope.
Notes
- 3 DDC232 boards have S12915-16R photodiodes.
- 1 DDC232 board has 1k ohm resistors.
- In the runs below, boards are enumerated right to left, with the right-most board (1st board) connected to the FPGA.
- In the configuration column, P = board with photodiodes and R = board with resistors. The first board listed in this column is connected to the FPGA.
- In all runs, an integration time of 170us and full-scale range of 350pC is used.
Traces saved in /unix/www/html/pbt/wikiData/images/DDC232/20210401
Run | Board Configuration | Scope Trace Description | Oscilloscope Trace |
---|---|---|---|
1 | P | Yellow trace shows DVALID at FPGA, blue shows DVALID at J2 of DDC232 board. | |
2 | P | Yellow trace shows DVALID at FPGA, green shows CLK at J2 of DDC232 board, purple shows 12V at J2 of DDC232 board. | |
3 | P | Yellow trace shows DVALID at FPGA, purple trace shows DOUT at J2 of DDC232 board. | |
4 | P | Green trace shows CLK at J2 of DDC232 board, blue trace shows DCLK at J2 of DDC232 board. | |
5 | P, P | Yellow trace shows DVALID at FPGA, green shows CLK of 1st board at J2, blue shows DCLK of 1st board at J2, purple shows 12V of 1st board at J2. | |
6 | P, P | Yellow trace shows DVALID at FPGA, green shows CLK of 1st board at J2, blue shows DCLK of 1st board at J2, purple shows DOUT of 1st board at J2. The last trace shows the end of a readout cycle. | |
7 | P, R | Yellow trace shows DVALID at FPGA, green shows CLK of 1st board at J2, blue shows DCLK of 1st board at J2, purple shows DOUT of 1st board at J2. The trace shows the transition from photodiode data bits to resistor data bits in the readout cycle. | |
8 | P, P, P | Yellow trace shows DVALID at FPGA, green shows CLK of 1st board at J2, purple shows 12V of 1st board at J2. | |
9 | P, P, P | Green trace shows CLK of 1st board at J2, blue shows DCLK of first board at J2. | |
10 | P, P, P | Yellow trace shows DVALID at FPGA, green shows CLK of first board at J2, blue shows DCLK of 1st board at J2, purple shows DOUT of 1st board at J2. | |
11 | P, R, P | Blue trace shows DOUT of first board at J2, purple shows DOUT of second board at J3, green shows DOUT of third at J3 | |
12 | P, P, P, R | Yellow trace shows DVALID of first board at J2, blue shows DOUT of first board at J2, purple shows CLK of third board at J3, green shows CLK of fourth board at J3. | |
13 | P, P, P, R | Blue trace shows DOUT of first board at J2, purple shows DOUT of third board at J3, green shows DOUT of fourth board at J3. | |
14 | P, P, P, R | Yellow trace shows DVALID of first board at J2, blue shows DCLK of first board at J2, purple shows DCLK of third board at J3, green shows DCLK of fourth board at J3. | |
15 | P, P, P, R | Yellow trace shows DVALID of first board at J2, blue shows 12V of first board at J2, purple shows DCLK of third board J3, green shows 12V of fourth board at J3. Second image has yellow and purple showing DCLK of different boards (unsure which ones). | |
16 | N/A | Yellow shows CLK pin directly from FPGA without any board connected. |